# Single phase seven level Z-source cascaded H-bridge inverter for photovoltaic systems

#### K. M. Venkatachalam<sup>1</sup>, V. Saravanan<sup>2</sup>, M. A. K. Borelessa<sup>3</sup>, K. T. M. U. Hemapala<sup>4</sup>

<sup>1,2</sup>Department of Electrical and Electronics Engineering, Arunai Engineering College, Tiruvannmalai, Tamilnadu, India <sup>3,4</sup>Department of Electrical Engineering, University of Moratuwa, Moratuwa, Sri Lanka

# Article Info ABSTRACT

#### Article history:

Received Jun 8, 2020 Revised Oct 19, 2020 Accepted Dec 23, 2020

#### Keywords:

Seven level Single phase Solar photovoltaic system ZSI The multilevel inverter (MLI) is identified as a viable power electronic unit for distributed energy conversion applications. In this paper discusses the performance of a single phase seven level Z (impedance) source cascaded Hbridge inverter topology suited for solar photovoltaic systems. A modified sinusoidal pulse width modulation technique is used to control the switches of the H-bridge inverter. The simulation results are obtained in terms of inverter output voltage and harmonic analysis confirms improvement in voltage boost and reduction in harmonic distortion of the suggested inverter topology. The experimental results match the simulation values, as verified through a scaled-down prototype.

This is an open access article under the <u>CC BY-SA</u> license.



#### Corresponding Author:

V. Saravanan Department of Electrical and Electronics Engineering Arunai Engineering College Tiruvannamalai 606 603, Tamilnadu, India Email: vsaranaec@yahoo.co.in

# 1. INTRODUCTION

Distributed energy systems employing fuel cell and PV array can easily configure with different topologies of power conversion units for example multilevel inverters are implemented for electrification over the years. Recent advancements of multilevel inverters either in their operating principle and modulation strategy focused for industrial applications and utility systems are found to be interesting and growing for the applicatons of reactive power compensation, renewable energy system power conversion, resonance circuit, UPS power conversion unit and electric-drive vehicles [1]-[6].

Multi-level inverters are designed with photovoltaic voltage source, semiconductor switching device and capacitor, and their performance and output are evaluated by their step. The semiconductor switching device must be able to withstand the voltage surge that occurs when switching switches. The main function of multilevel inverters is to convert the dc power to the desired amount of ac power [7], [8]. The topic under study is cascaded multilevel inverter, which is modular in nature and it can be configured with multiple modules [9]-[13]. Non-transformer power converters are used for the purpose of making such a system low cost, which is the unique function of multilevel inverters are as described in [14]-[20]. Merits and demerits of cascaded multi-level inverters are discussed through many applications in [21]-[24]. Infusion of Z-source network into the existing multilevel and other inverter topologies improves the voltage boosting capability which can be preferably used for photovoltaic systems [25], [26]. In this paper, Z-source Cascaded H-bridge multi-level inverter with symmetric configuration its steady-state operation is discussed in section 2, the

employed modulation technique is explained in section 3, Simulation and its experimental discussions are dealt in subsequent sections.

# 2. TOPOLOGY DESCRIPTION: Z-SOURCE CASCADED MLI FOR PV SYSTEMS

Figure 1 shows the three H-bridges are connected in cascade mode to convert the photovoltaic array dc output to the desired ac power. The output of these three bridges is added together and calculated as the total added value of the inverter. The seven level stepped expression of this system is built in Figure 2.

Each photovoltaic panel is connected in series and parallel connection mode and their output is connected to each individual H-bridges. The voltage output of H-bridges depends on the value of the photovoltaic system input to them. Also the number of H-bridges depends on the number of photovoltaics array in that system. Better voltage and current can be obtained in sinusoidal design by increasing the levels of the inverter. Also multi-level is considered to be very effective when compared to two level converter. This allows the use of smaller low-pass filters for harmonic reduction [27], [28].



Figure 1. Power circuit of a single phase seven level Z-source cascaded H-bridge inverter



Figure 2. Output voltage waveform of single phase seven level Z-source cascaded H-bridge inverter

The proposed single phase seven level cascaded H-bridge Z-source inverter topology is formed by having photovoltaic array connected series interlinked single phase two level inverter and its output voltage

Single phase seven level Z source cascaded H bridge inverter for photovoltaic ... (K. M. Venkatachalam)

is depends on the number of single phase inverter connected in circuit. The number of output voltage levels (m) in the phase voltage of symmetrical cascaded MLI is given by (1).

$$q = 2N + 1 \tag{1}$$

Where, N-number of single phase inverter. In other words, a typical cascade MLI requires a photovoltaic arrays for 2N + 1 level. If the inverter phase voltage steps are calculated as a value of q, then the line voltage of the inverter is calculated as (2),

$$k = 2q + 1 \tag{2}$$

and also, the steps level for three phase different types of load connection can be calculted as (3).

$$p = 2k - 1 \tag{3}$$

The ac output voltage of each single-phase H-bridge inverter and the total sum of output voltage ( $V_o$ ) value of the multilevel inverter as determined by using (4).

$$V_o = V_{dc1} + V_{dc2} + V_{dc3} \tag{4}$$

The cascaded H-bridge multi-level inverter desired sinusoidal output voltage can calculate by using using (5).

$$V_o = V_m \sin\left(\omega t\right) \tag{5}$$

To design cascaded multilevel inverter required number of switches for each phase or each H-bridge can estimate as per (6).

$$N_{SW} = 4N \tag{6}$$

The operating principle of ZSI Module can be explained as follows. The Z-source inverter is operating at two state of operation such as shoot-through and non-shoot-through states. When the inverter is operating at shoot-through state, the photovoitaic dc output power is coverting into ac power and non-shoot-through states condition the power conversion is zero because of dc-link voltage is zero.

The power balance equation of each Z-source inverter as (7).

$$vPN \times iPN \times (1-D) + 0 \times D = va \times ia$$
<sup>(7)</sup>

Where,  $v_{PN}$  and  $i_{PN}$  are each H-bridge inverter input voltage and current values,  $V_a$  and  $i_a$  are each H-bridge inverter output voltage and current values and D is a duty ratio of the Z-source inverter. The Z-source inverter output voltage is determined as (8).

$$v a = m X v PN \tag{8}$$

Where m defined as M sin  $\omega t$ , M - modulation index. From (7) and (8), *i*PN is deduced as (9).

$$i_{PN} = \frac{MIa}{2(1-D)} (\cos\phi - \cos(2\omega t - \phi)) = I_{PN} + \tilde{\iota}_{PN}$$
(9)

Both *IPN* and  $\tilde{\iota}_{PN}$  affect the module variables *iL*1, *iL*2, *vC*1 and *vC*2.

$$i_{L1} = I_{L1} + \tilde{\iota}_{L1} i_{L2} = I_{L2} + \tilde{\iota}_{L2}$$
  

$$v_{C1} = V_{C1} + \tilde{v}_{C1} v_{C2} = V_{C2} + \tilde{v}_{C2}$$
(10)

The impedance design of ZSI network [29] is given by (11).

$$L = \frac{2VPVDT_{s}(1-D)}{3K_{i}MI_{m}\cos\phi} \& C = \frac{3DT_{s}MI_{m}\cos\phi}{8K_{v}VPV(1-D)}$$
(11)

**G** 63

 $T_s$ , I<sub>m</sub>, and  $\phi$  are the Switcing time period, maximum phae current and angle between the voltage and current on inverter output. Kv and  $K_i$  are voltage and current ripple factors.

#### 3. MODULATION TECHNIQUE

Phase shifted sinusoidal PWM switching strategy can be widely adopted for cascaded ZSI which is based on classical sinusoidal pulse width modulation. Here the triangular signal is taken as the carrier and the signal is compared to the sinusoidal modulating signal. The frequency value of the output voltage of the inverter depends on these two signals. The output frequency value of the inverter can be changed to the desired level by changing the signal frequency of the triangular carrier. The triangular carrier signal frequency is taken as an odd multiplier for the elimination of even harmonics at the output of the inverter.

The triangular carrier signal is  $(N_c)$  responsible for the switching losses of each inverter. So, by selecting the right triangular carrier it is possible to get effective inverter output voltage with low conversion losses. The number of carriers,  $n_c$  essential to generate m-level inverter output is given by

 $n_c = m - 1 \tag{12}$ 

All the triangular carrier signals have the same peak-peak amplitude and frequency which are designated as  $A_c$  and  $f_c$  respectively, whereas the single sinusoidal reference or modulating signal has peak-peak amplitude of  $A_m$  and carrier frequency  $f_m$ . Sinusoidal signal as considered as a reference signal is always matched with the carrier signal of triangular signal. When the sinusoidal signal amplitude is more than the triangular signal amplitude, the swithching pulse is produced and it's given to the inverter gate signal.

The important factors of the modulation procedure [30]-[36] are the ratio of the carrier and reference frequency  $k=f_c/f_m$ , where,  $f_c$  and  $f_m$  are frequency of the triangular and the sinusoidal signal, respectively. The modulation index  $M = A_m / (m' * A_c)$ , m'= (m-1)/2. Where  $A_m$ ,  $A_c$  and m are the modulating signal amplituted, peak-peak triangular signal amplitude and inverter output level, respectively. Traditionally, the output voltage of the inverter can be express in Fourier series expansion as (13).

$$V_{pn}(\omega t) = \sum_{n=1}^{\infty} Vn(a_n \cos n\omega t + b_n \sin n\omega t)$$
<sup>(13)</sup>

When the value is  $a_0 = a_n = 0$ , the inverter is operating at odd symmetric condition, it is represented in (14) Fourier series form.

$$V \operatorname{pn}(\omega t) = \sum_{n=1}^{\infty} V \operatorname{n} \sin(n\omega t)$$
(14)

#### 4. SIMULATIONS AND DISCUSSIONS

Table 1 shows the simulation parameters used for the proposed inverter, having DC voltage sources, Z network parameters and a resistive load. Simulations have been developed in MATLAB/SIMULINK environment. The output voltage of each H-bridge inverter is obtained by employing the gate pulse. The output voltage of the each H-bridge inverter delivers in the shape of alternating quasi-square waveform. Figure 3 shows the switching timings of the inverter to produce a quasi-square output waveform by phase shifted pulse width modulation method for A=5 and f=50.

Various simulated waveforms like boosted DC link voltages, voltage across the three H-bridges, and output AC voltages (Voltage waveform across the three bridges and the load) are shown in Figure 4 and Figure 5.The rms voltage obtained for the proposed inverter is 32.73 V with Z network and 28.88 V without Z network. Adding Z network boosts the voltage by 13.33%.

The obtained peak voltage is about 45.27 V with a THD value of 21.20%. Also, the peak voltage across the three H-bridges are 14 V, 15.27 V, and 16.01 V with THD values of 32.21%, 31.17%, and 41.44% respectively. However, adding suitable value of inductorfilter will subsequently reduce the THD within 5% with the same peak voltage. Figure 6 is showing simulated output ac voltage observed through Fourier window and Figure 7 is showing filtered (Using inductor filter, Lf) phase voltage waveform







| Table 1. Simulation parameters                                             |                  |
|----------------------------------------------------------------------------|------------------|
| Components                                                                 | Parameters       |
| DC voltage sources (V <sub>dc1</sub> , V <sub>dc2</sub> V <sub>dc3</sub> ) | 12 V each        |
| Z network<br>$L_1 - L_6$<br>$C_1 - C_6$                                    | 40 mH<br>6000 μF |
| Inductor filter (L <sub>f</sub> )<br>Resistive Load (R)                    | 40 mH<br>50 Ω    |
|                                                                            |                  |



Figure 4. Boosted DC link voltages, appeared across the bridges 1, 2, and 3 (top to bottom)



Figure 5. Simulated output AC voltages (voltage waveform across bridges 1, 2, 3, and the load) (top to bottom)



Figure 6. Simulated output ac voltage observed through Fourier window



Figure 7. Filtered (Using inductor filter, Lf) phase voltage waveform

# 5. EXPERIMENTAL RESULTS

The proposed seven-level cascaded Z-source inverter circuit has been tested with three DC sources of 12 V with an R load of 50  $\Omega$  and the other test parameters used for simulation. The control scheme is programmed with a fixed-point TI-TMS3202812 digital signal processor (DSP) and a programmable logic device. The control signals are sent to insulated gate bipolar transistors (IGBTs) through optical fiber cables. The phase-shifted pulse width modulation technique has been implemented for controlling a seven-level cascaded Z source inverter feeding a resistive load. The sectionalized view of various components present in the overall experimental setup is shown in Figure 8. It consists of a power supply section, provided to give dc supply to the driver circuit and inverter section for energizing the various passive elements present in it. The regulated dc supply of +5 V and ±15 V is given to the driver circuit IR 2110 and inverter section respectively through IC's LM 7805, LM 7815, and LM 7915 after buffering actions with low noise immunity with respect to output impedance variations. The switching signals to these IGBT switches are given through IR 2110 drivers with autonomous high and low side referenced output channels which operate up to 500 volts with a feature of high pulse current buffer stage designed for minimum driver cross conduction of standard CMOS output, down to 3.3 V logic suitable for inverter applications.

Optoisolator IC TLP 250 is used for gate driving purposes and IC 4506, IC 4081 for buffering actions. Control signals obtained from the FPGA controller are given to the inverter section through these IC's. The inverter circuit module uses IGBT pack namely FSBB20CH60F IC with protection and gate driving functions. XILINX Spartan 3E FPGA XC3S100E, field programmable gate array (FPGA) has been chosen to implement the pulse width modulation due to its fast prototyping, simple hardware, and software design. DC voltage of 12 V is given to the three H-bridges individually and the output voltage waveform is observed through a power analyzer generating output magnitude of 38 V with grid frequency nearly 50 Hz which is shown in Figure 9. FFT spectrum of the output voltage waveform is measured showing a THD value of 9.4% as shown in Figure 10.



Figure 8. Experimental setup of the system



Figure 9. Experimental voltage waveform measured across the resistive load



Figure 10. FFT spectrum of the experimental voltage waveform

#### 6. CONCLUSION

Z-source cascaded multilevel inverters play an important role in various power conversion places. They are off-grid and grid integrated solar photovoltaic system, fuel cell, and UPS power conversion systems. This multilevel inverter has low electromagnetic interference, high operating efficiency, low switching loss, high quality voltage and higher operating voltage. The simulation and hardware results reach a decision to an excessive level. The proposed inverter exhibits well performance and is most suitable for solar photvoltaic applications.

# ACKNOWLEDGEMENTS

This work was supported by Indo-Sri Lanka Joint Research Program by Department of Science & Technology (DST), Government of India and Ministry of Science, Technology & Research (MSTR), Government of Sri Lanka, through grant in aids (DST-ICD -3425.60.798.14.00.31&35) and MSTR/TR/AGR/03/02/13 respectively.

#### REFERENCES

- [1] Samir Kouro, Mariusz Malinowski, K. Gopakumar, Josep Pou, Leopoldo G. Franquelo, Bin Wu, Jose Rodriguez, Marcelo A. Pérez, and Jose I. Leon, "Recent Advances and Industrial Applications of Multilevel Converters" *IEEE Transactions on Industrial Electronics*, vol. 57, no. 8, pp. 2553-2580, 2010.
- [2] F. Z. Peng and J. S. Lai, *Multilevel cascade voltage source inverter with separate DC sources*, United States Patent US RE 37126 (5 642 275), Apr 2001.
- [3] Han keun Jang, *Multilevel inverter using cascade configuration and control method thereof*, United States Patent 8018331, Sep 2011.
- [4] Kevin P. Kepley, *Cascaded multilevel inverter and method for operating photovoltaic cells at a maximum power point*, United States Patent Application 20130285457, Oct 2013.
- [5] Jingbo Liu, Thomas Nondahl, Zhongyuan Cheng and Navid Zargari, *Cascaded H bridge (CHB) inverter level shift PWM with rotation*, United States Patent Application Publication 0036557 A1, Feb 2014.
- [6] Gnana Prakash M, Balamurugan M, Umashankar S, "A New Multilevel Inverter with Reduced Number of Switches," *International Journal of Power Electronics and Drive System*, vol. 5, no. 4, pp. 63-70, 2014.
- [7] José Rodríguez, Jih-Sheng La and Fang Zheng Peng, "Multilevel Inverters: A Survey of Topologies, Controls, and Applications," *IEEE Transactions on Industrial Electronics*, vol. 49, no. 4, pp. 724-738, 2002.
- [8] Jih-Sheng Lai and Fang Zheng Peng, "Multilevel Converters A New Breed of Power Converters," *IEEE Transactions on Industry Applications*, vol. 32, no. 3, pp. 509-517, 1996.
- [9] Keith Corzine and Yakov Familiant, "A New Cascaded Multilevel H Bridge Drive," *IEEE Transactions on Power Electronics*, vol. 17, no. 1, pp. 125-131, 2002.
- [10] Keith A. Corzine, Mike W. Wielebski, Fang Z. Peng, and Jin Wang, "Control of Cascaded Multilevel Inverters," *IEEE Transactions on Power Electronics*, vol. 19, no. 3, pp. 732 -738, 2004.
- [11] Mariusz Malinowski, K. Gopakumar, Jose Rodriguez and Marcelo A. Pérez, "A Survey on Cascaded Multilevel Inverters," *IEEE Transactions on Industrial Electronics*, vol. 57, no. 7, pp. 2197-2206, 2010.
- [12] Babaei E, Iran Alilu, S and Laali, S, "A New General Topology for Cascaded Multilevel Inverters With Reduced Number of Components Based on Developed H Bridge," *IEEE Transactions on Industrial Electronics*, vol. 61, no. 8, pp. 3932-3939, 2014.
- [13] Suresh Natarajan, R. Samuel Rajesh Babu, "Comparison of Cascaded H-bridge Inverters for Harmonic Mitigation Considering Various Loads," *International Journal of Power Electronics and Drive System*, vol. 8, no. 1, pp. 10-19, 2017.
- [14] Sérgio Daher, Jürgen Schmid and Fernando L. M. Antunes, "Multilevel Inverter Topologies for Stand Alone PV Systems," *IEEE Transactions on Industrial Electronics*, vol. 55, no. 7, pp. 2703- 2712, 2008.

- [15] Remus Teodorescu, Frede Blaabjerg, John. K. Pedersen, Ekrem Cengelci, and Prasad N. Enjeti, "Multilevel Inverter by Cascading Industrial VSI," *IEEE Transactions on Industrial Electronics*, vol. 49, no. 4, pp. 832-838, 2002.
- [16] Leon M. Tolbert, Fang Zheng Peng, Tim Cunnyngham and John N. Chiasson, "Charge Balance Control Schemes for Cascade Multilevel Converter in Hybrid Electric Vehicles," *IEEE Transactions on Industrial Electronics*, vol. 49, no. 5, pp. 1058-1064, 2002.
- [17] Poh Chiang Loh, Donald Grahame Holmes, and Thomas A. Lipo, "Implementation and Control of Distributed PWM Cascaded Multilevel Inverters with Minimal Harmonic Distortion and Common Mode Voltage," *IEEE Transactions on Power Electronics*, vol. 20, no. 1, pp. 90-99, 2005.
- [18] José Rodríguez, Steffen Bernet, BinWu, Jorge O. Pontt and Samir Kouro, "Multilevel Voltage Source Converter Topologies for Industrial Medium Voltage Drives," *IEEE Transactions on Industrial Electronics*, vol. 54, no. 6, pp. 2930-2945, 2007.
- [19] E. Villanueva, P. Correa, J. Rodriguez, and M. Pacas, "Control of a single phase cascaded H bridge multilevel inverter for grid connected photovoltaic systems," *IEEE Transactions on Industrial Electronics*, vol. 56, no. 11, pp. 4399-4406, 2009.
- [20] Haitham Abu Rub, Joachim Holtz, Jose Rodriguez, and Ge Baoming, "Medium-Voltage Multilevel Converters— State of the Art, Challenges, and Requirements in Industrial Applications," *IEEE Transactions on Industrial Electronics*, vol. 57, no. 8, pp. 2581-2596, 2010.
- [21] Y.M. Park, J.Y. Yoo, and S.B. Lee, "Practical implementation of PWM synchronization and phase-shift method for cascaded H-bridge multilevel inverters based on a standard serial communication protocol," *IEEE Transactions on Industry Applications*, vol. 44, no. 2, pp. 634-643, 2008.
- [22] S. Vazquez, J. I. Leon, L. G. Franquelo, J. J. Padilla and J. M. Carrasco, "DC voltage ratio control strategy for multilevel cascaded converters fed with a single dc source," *IEEE Transactions on Industrial Electronics*, vol. 56, no. 7, pp. 2513-2521, 2009.
- [23] Farid Khoucha, Soumia Mouna Lagoun, Khoudir Marouani, Abdelaziz Kheloui and Mohamed El Hachemi Benbouzid, "Hybrid Cascaded H Bridge Multilevel Inverter Induction Motor Drive Direct Torque Control for Automotive Applications," *IEEE Transactions on Industrial Electronics*, vol. 57, no. 3, pp. 892-899, 2010.
- [24] B. Diong, H. Sepahvand, and K. A. Corzine, "Harmonic distortion optimization of cascaded H-bridge inverters considering device voltage drops and non-integer dc voltage ratios," *IEEE Transactions on Industrial Electronics*, vol. 60, no. 8, pp. 3106-3114, 2013.
- [25] Mohamad Reza Banaei, Ali Reza Dehghanzadeh, Ali Fazel and Aida Baghbany Oskouei, "Switching algorithm for single Z source boost multilevel inverter with ability of voltage control", *IET Power Electronics*, vol. 6, no. 7, pp. 1350-1359, 2013.
- [26] V. Saravanan, M. Aravindan, V. Baalaji, M. Arumugam, "Experimental Verification of Single Phase Z Source Inverter for Photovoltaic Applications," *International Journal of Power Electronics and Drive System*, vol. 9, no. 2, pp. 698-703, 2018.
- [27] Y. Liu, B. Ge, H. Abu Rub and F. Z. Peng, "An effective control method for quasi Z source cascaded multilevel inverter based grid tie single phase photovoltaic power system," *IEEE Transactions on Industrial Informatics*, vol. 10, no. 1, pp. 399-407, 2014.
- [28] R. Palanisamy, K. Vijayakumar, "Maximum Boost Control for 7-level Z-Source Cascaded H-Bridge Inverter," International Journal of Power Electronics and Drive System, vol. 8, no. 2, pp. 739-746, 2017.
- [29] Dongsen Sun, Baoming Ge, Xingyu Yan, Daqiang Bi, Hao Zhang, Yushan Liu, Haitham Abu Rub, Lazhar Ben Brahim and Fang Zheng Peng, "Modeling, Impedance Design, and Efficiency Analysis of Quasi Z Source Module in Cascaded Multilevel Photovoltaic Power System," *IEEE Transactions on Industrial Electronics*, vol. 61, no. 11, pp. 6108-6117, 2014.
- [30] Javier Chavarría, Domingo Biel, Francesc Guinjoan, Carlos Meza and Juan J. Negroni, "Energy Balance Control of PV Cascaded Multilevel Grid Connected Inverters Under Level Shifted and Phase Shifted PWMs," *IEEE Transactions on Industrial Electronics*, vol. 60, no. 1, pp. 98-111, 2013.
- [31] Leon M. Tolbert, Fang Zheng Peng, Thomas G. Habetler, "Multilevel PWM Methods at Low Modulation Indices" IEEE Transactions on Power Electronics, vol. 15, no. 4, pp. 719-725, 2000.
- [32] Siriroj Sirisukprasert, Jih-Sheng Lai, Tian-Hua Liu, "Optimum Harmonic Reduction With a Wide Range of Modulation Indexes for Multilevel Converters," *IEEE Transactions on Industrial Electronics*, vol. 49, no. 4, pp. 875-881, 2002.
- [33] Zhong Du, Leon M. Tolbert, Burak Ozpineci, and John N. Chiasson, "Fundamental Frequency Switching Strategies of a Seven Level Hybrid Cascaded H Bridge Multilevel Inverter," *IEEE Transactions on Power Electronics*, vol. 24, no. 1, pp. 25-33, 2009.
- [34] Hossein Sepahvand, Jingsheng Liao, Mehdi Ferdowsi, "Investigation on Capacitor Voltage Regulation in Cascaded H Bridge Multilevel Converters With Fundamental Frequency Switching," *IEEE Transactions on Industrial Electronics*, vol. 58, no. 11, pp. 5102-5111, 2011.
- [35] Vincent Roberge, Mohammed Tarbouchi, and Francis Okou, "Strategies to Accelerate Harmonic Minimization in Multilevel Inverters Using a Parallel Genetic Algorithm on Graphical Processing Unit," *IEEE Transactions on Power Electronics*, vol. 29, no. 10, pp. 5087-5090,2014.
- [36] Rajasekar Selvamuthukumaran, Abhishek Garg, and Rajesh Gupta, "Hybrid Multicarrier Modulation to Reduce Leakage Current in a Transformerless Cascaded Multilevel Inverter for Photovoltaic Systems," *IEEE Transactions* on Power Electronics, vol. 30, no. 4, pp. 1779 -1783, 2015.

**G** 69

## **BIOGRAPHIES OF AUTHORS**





Mr. Venkatachalam K M received Bachelor Degree in Electrical and Electronics Engineering from Anna University, Chennai in the year 2014. He has received Master Degree in Electrical Drives and Control from Pondicherry University, Puducherry in the year 2016. Currently he is pursuing Ph.D. degree in Electrical Engineering, Anna University, Chennai. His area of research includes renewable energy, inverters and micro-grid. He published 10 papers in conferences and journals.

Dr. V. Saravanan working as Professor in Department of Electrical & Electronics Engineering, Arunai Engineering College, Tiruvannamalai, Tamilnadu, India and has been carrying out R & D activities sponsored by various agencies of Government of India in the area of renewable energy systems. He has teaching/industrial experience of about 15 years. His research interests include Solar Photovoltaic Power Systems, Distributed Renewable Energy Systems, Smart /Microgrid. He published more than 70 research papers in National/International Journals/Conferences/Exhibitions.



M.A. K. S. Boralessaworking in Department of Electrical Engineering, University of Moratuwa, Srilanka. He was studied from 2012 to 2017 in University of Moratuwa, Srilanka. . He has authored 15 papers in National/International Journals. His research area includes Microgrids and Multiagent Systems.



Dr. Hemapala K.T.M.U working as Professor in Department of Electrical Engineering, University of Moratuwa, Srilanka. He had completed Ph.D in University of Genova in the year 2009. He has authored 90 papers in National/International Journals. He acted as Coordinator- PG Certificate in Industrial Automation (2015 to till date) and Memebr -Member of the Board of studies (2017 to till date).She consistently received Research Excellence Award (Received 2015). His research area includesIndustrial Robotics, Humanitarian Demining, Service and surveillance robotics, Power system control and Smart Grid.